

## **Pros and cons for different HKMG integration options**



Fig. 5.2.3: Pros and cons of different HK/MG integration options. FUSI being abandoned, only gate-first (MIPS) or gate-last (RMG) are actively developed today

T.Y. Hoffmann, imec (Solid State Technology)





## **HKMG: Gate Last Approach**

### n-channel MOSFET (NMOS)



# WAN = $\underline{w}$ ork function $\underline{a}$ djustment layer for $\underline{N}$ MOS WAP = work function adjustment layer for PMOS

## p-channel MOSEFT (PMOS)



Fig. 5.2.4: Intel's HKMG Gate Last Approach (Penryn processor, 2007)

See also: http://download.intel.com/pressroom/kits/45nm/Press45nm107\_FINAL.pdf



## **HKMG: Gate Last Process Flow (1)**



Standard transistor process through source-drain formation, but including atomic layer deposition high-k dielectric

## (Fig. 1) The picture shows the standard CMOS process using ALD high-k gate dielectric.

Q1: Why STI (here light blue) is used, not LOCOS?

- a) thermal budget
- b) process costs
- c) device dimension

 $\underline{\text{Q2:}}$  As high-k dielectric gate isolator material HfO<sub>2</sub> with a thickness of 5 nm will be used for example. The gate length and width are 45 nm and 90 nm, respectively. Which charge can be stored on this gate capacitor at a gate voltage applied of 3.3 V?

- d) 0.6 fC
- e) 0.6 pF
- f) 592 aAs

Q3: What is the maximum dopant concentration in the polygate which will be removed during this RMG process?

- g) 1-5E20 cm-3
- h) 1-5E15 cm-3
- i) Undoped

Q4: Which mathematical approach can be used to fit the dopant distribution?

- j) Pearson IV
- k) Gaussian
- I) Monte Carlo based algorithm

Q5: What influences the average grain size of the poly gate?

- m) doping level
- n) deposition temperature
- o) technology node

Q6: Why SiGe in the S/D region of PMOS?

- p) Germanium doped for lower S/D resistivity
- q) to increase the mobility in the channel
- r) to decrease contact S/D contact resistance

Q7: What the job of the side wall spacer is?

- s) stabilizing the gate structure
- t) optimizing the S/D doping profile
- u) protection against diffusion of gate doping





## **HKMG: Gate Last Process Flow (2)**



#### Deposit and planarize oxide layer

#### (Fig. 2) Deposit and planarite oxide layer

Q1: What is the thickness about of such the oxide layer?

- a)  $0.1 1 \mu m$
- b) 5 nm
- c)  $0.020 0.1 \mu m$

Q2: Can this layer be deposited by PVD?

- d) theoretically yes
- e) no!

Q3: How does the CMP process recognize its end?

- f) power consumption of the drive motor
- g) analysis of slurry composition
- h) polishing noise
- by using optical measurements

Q4: Which CVD precursors can be used to deposit SiO<sub>2</sub>

- j) SiO<sub>4</sub>
- k) O<sub>2</sub>
- I) SiH4

#### Q5: What is a difference between Epitaxy and CVD

- m) process temperatur
- n) surface characteristics of wafer surface

#### Q6: Which materials can be deposited by CVD

- o) metals
- p) silicon
- q) isolators
- r) polycrystaline silicon

#### Q7: What are consumables of CMP process?

- s) brushes
- t) wafers
- u) money
- v) asperities



hard pad" IC1000 by Rodel

ogood planarization performance

source Rodel

"soft pad" Suba series by Rode

> low surface roughness but p

Q8: The CMP carrier pressure is given to 5 psi.

Which force must be applied on an 300 mm Wafer to get this?

- w) 25 kp
- x) 250 kp
- y) 25 N
- z) 1500 N



multiple selections are possible





## **HKMG: Gate Last Process Flow (3)**



Etch out sacrificial polysilicon gate

#### (Fig. 3) Etch out sacrificial polysilicon gate

Q1: Which process can be used to remove the polysilicon gate?

- a) KOH based wet etching
- b) Barrel etching
- c) Reactive ion etching
- d) Sputter etching

#### Q2: This eching process is

- e) isotropic
- f) anisotropic?

#### Q3: This eching process is

- g) selective
- h) non selective?

#### Q5: Which processes in IC technology apply a plasma?

- i) ion implantation
- j) CVD
- k) Wet etching
- I) Dry etching
- m) Spin on deposition
- n) Ion beam lithography
- o) PVD
- p) ECD
- q) CMP

## <u>Q6:</u> Where the energy for plasmas used in microelectronics technology comes from?

- r) electrostatic fields
- s) RF inductively coupled in
- t) RF capacitively coupled in

#### Q7: Plasma used in AICT are

- u) "hot"
- v) "cold"
- w) "advanced"?

#### Q8: Plasma used in AICT processes consists of

- x) gas atoms
- y) a low level of ions (below 1 promille)
- z) a high level of ions (5 to 10 %)
- aa)electrons
- bb)protons
- cc) radicals





## **HKMG: Gate Last Process Flow (4)**



Deposit separate NMOS and PMOS WF metal layers

#### (Fig. 4) Deposit work function layers

Q1: How many masks are required for WF layer deposition and patterning?

- a) 1
- b) 2
- c) 3

Q2: What about is the thickness of WF layers?

- d) 200 ... 400 nm
- e) below 5 nm
- f) 1 μm

#### **Q3**:

What are the Cons for the MIPS technology? Thermal budget

- g) Complex V<sub>T</sub> tuning
- h) Mobility, reliability at thin EOT
- i) Higher strain from embedded SiGe S/D
- i) Complexity, cost
- k) Conventional process flow
- More restricted design rules

#### <u>Q4</u>:

What are the Pros for the RMG technology?

- m) Thermal budget
- n) Complex V<sub>T</sub> tuning
- o) Mobility, reliability at thin EOT
- p) Higher strain from embedded SiGe S/D
- q) Complexity, cost
- r) Conventional process flow
- s) More restricted design rules



## **HKMG: Gate Last Process Flow (5)**



#### Deposit Al fill metal, planarize surface

## (Fig. 5) Deposit Al and planarize surface Al-PVD

Q1: An Argon ion is accelerated with the target voltage V = 1 kV and then hits the target. What is the speed of impact on target?

- a) 70 000 m/s
- b) 1000 eV
- c) 300 000 m/s

Q2: What is the speed of an electron, emitted from the target and accelerated in the same electric field?

- d) same speed as the Ar Ion
- e) 270 x faster than the Argon Ion
- f) 729 x faster than the Argon Ion

Q3: Which metals are also been used as gate electrode material in HKMG

- g) Gold
- h) Ni
- i) TiN
- j) W
- k) TaN

Q4: High-k materials are still in focus of AICT research. What are main requirements for a gate dielectric?

- l) Barrier height
- m) Permittivity
- n) Thermal stability
- o) Color
- o) Interface quality
- q) Costs
- ) UV resistance
- s) Gate electrode compatibility

Q5: HKMG technology enables

- t) higher switching speed
- u) higher switching power
- v) higher transistor density?





**Improved Transistor Density** 

 $\sim 2x$ 

Improved Transistor Switching Speed

>20%

Reduced Transistor Switching Power

~30%

### 65 nm Transistor

NiSi

PolySi

SiO

Silicon

SiGe



SiGe



#### 45 nm HK + MG



Enables New Features, Higher Performance, Greater Energy Efficiency



http://download.intel.com/pressroom/kits/45nm/45nmSummaryFoils.pdf